Skip navigation

Please use this identifier to cite or link to this item: http://localhost:8080/xmlui/handle/123456789/179
Full metadata record
DC FieldValueLanguage
dc.contributor.authorSanthi, S-
dc.contributor.authorSudha Sadasivam, G-
dc.date.accessioned2022-03-09T07:23:22Z-
dc.date.available2022-03-09T07:23:22Z-
dc.date.issued2014-09-01-
dc.identifier.urihttp://localhost:8080/xmlui/handle/123456789/179-
dc.description.abstracthe present research work attempts a number of modifications of newlinethe well established self biased adaptive bandwidth Phase Locked Loop newline PLLs These modifications are considered in order to address the issues that newlinehave become important in the context of PLLs for multi core processors newlinewhich operate with progressively increasing speeds and reduced supply newlinevoltages In a multi core environment the processor clocks are switched newlinerapidly across different pairs of frequency and supply voltage settings in order newlineto maintain the lowest power envelope constraint This requirement newlinecombined with high operating frequencies thus demands faster settling times newlineaccompanied by lower jitter constraints on the PLL design Simultaneously newlinethe PLLs also feed increasing number of Delay Locked DLLs Loops and newlineclock networks hence the capture transients overshoot undershoot of these newlinePLL are required to be as minimum as possible Motivated by these evolving newlineConstraints the present work investigates alternative ways in which the newlinetraditional self biased PLL architecture can be modified to improve the newlineperformance with respect of jitter capture transients undershoot overshoot newlinesettling time and operating frequency range while retaining the inherent newlinebenefits of the traditional second order self biased adaptive bandwidth PLL newlinearchitecture To the best of this researcher s knowledge such studies of newlinerelative contributions to overall jitter or methods of their reduction have not newlinebeen reported in the literature in the context of self biased PLL s though newlinethese continue to be widely used for microprocessor clock generation newline newlineen_US
dc.language.isoenen_US
dc.publisherANNA UNIVERSITYen_US
dc.subjectHeterogeneous networken_US
dc.subjectMobile Ad hoc NETworken_US
dc.subjectQuality of Serviceen_US
dc.titleCertain enhancements on QoS for multipath routing in heterogeneous networken_US
dc.title.alternativehttps://shodhganga.inflibnet.ac.in/handle/10603/49417en_US
dc.title.alternativehttps://shodhganga.inflibnet.ac.in/bitstream/10603/49417/2/02_certificate.pdfen_US
dc.typeThesisen_US
Appears in Collections:Computer Science & Engineering

Files in This Item:
File Description SizeFormat 
03_abstract(7).pdfABSTRACT30.84 kBAdobe PDFView/Open
Show simple item record


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.